Sujet : Re: Is Intel exceptionally unsuccessful as an architecture designer?
De : mitchalsup (at) *nospam* aol.com (MitchAlsup1)
Groupes : comp.archDate : 21. Sep 2024, 22:45:10
Autres entêtes
Organisation : Rocksolid Light
Message-ID : <a7708487530552a53732070fe08d9458@www.novabbs.org>
References : 1 2 3 4 5 6 7 8 9 10 11 12 13 14
User-Agent : Rocksolid Light
On Sat, 21 Sep 2024 20:26:13 +0000, Chris M. Thomasson wrote:
On 9/21/2024 6:54 AM, Scott Lurndal wrote:
mitchalsup@aol.com (MitchAlsup1) writes:
https://www.marvell.com/products/cxl.html
>
What about a weak coherency where a programmer has to use the correct
membars to get the coherency required for their specific needs? Along
the lines of UltraSPARC in RMO mode?
In my case, I suffered through enough of these to implement a
memory hierarchy free from the need of any MemBars yet provide
the performance of <mostly> relaxed memory order, except when
certain kinds of addresses are touched {MMI/O, configuration
space, ATOMIC accesses,...} In these cases, the core becomes
{sequentially consistent, or strongly ordered} depending on the
touched address.
As far as PCIe device to device data routing, this will all be
based no the chosen virtual channel. Same channel=in order,
different channel=who knows.