Liste des Groupes | Revenir à c arch |
On Thu, 19 Sep 2024 16:09:15 +0000, MitchAlsup1 wrote:20%-22% (as stated above) another 10% STs.
>400 cycles IS negligible.>
400 cycles for each LD is non-negligible.
>
Remember LDs are 20%-22% of the instruction stream and with 400 cycles
per LD you see an average of 80-cycles per instruction even if all other
instructions take 1 cycle. This is 160× SLOWER than current CPUs. But
GPUs with thousands of cores can use memory that slow and still deliver
big gains in performance (6×-50×).
How can they do that? What proportion of their instruction stream is
LDs?
It seems to me they are accessing memory in 100% of their instructions,Maybe less sophisticated, but 20×-40× the number of 'miss buffers' than
since they would have less sophisticated memory controllers than CPUs
commonly have.
Les messages affichés proviennent d'usenet.