Sujet : Re: faster DDS clock
De : erichpwagner (at) *nospam* hotmail.com (piglet)
Groupes : sci.electronics.designDate : 18. Sep 2024, 22:58:13
Autres entêtes
Organisation : A noiseless patient Spider
Message-ID : <vcfidl$7jns$1@dont-email.me>
References : 1
User-Agent : NewsTap/5.5 (iPhone/iPod Touch)
john larkin <
jl@650pot.com> wrote:
Assume a DAC being driven with an n-bit sine waveform at some clock
frequency, and then a lowpass filter and a comparator, generating a
programmable frequency clock.
Why not use both edges of the comparator output as our clock? That
de-stresses everything by 2:1, which could well be a net win on jitter
and such. Or gives twice the clock frequency with the same parts.
How important is it that the duty cycle is 50%?
-- piglet